| CSCE 312: Computer Organization  David Kebo Houngninou |
|--------------------------------------------------------|
| Digital Logic Design                                   |

# Bitwise operators

| Operator                 | Description                                                                                                        |
|--------------------------|--------------------------------------------------------------------------------------------------------------------|
| ~<br>Binary NOT          | Each bit of the output is 1 if the bit of x is 0, otherwise it is 0.                                               |
| &<br>Binary AND          | Each bit of the output is 1 if the bit of x AND the bit of y is 1, otherwise it's 0.                               |
| l<br>Binary OR           | Each bit of the output is 0 if the bit of x AND the bit of y is 0, otherwise it's 1.                               |
| ^<br>Binary XOR          | Each bit of the output is 1 if the bit of $x$ is the one complement of the bit of $y$ , otherwise it's $0$         |
| <<<br>Binary Left Shift  | $x \ll y$ returns $x$ with the bits shifted to the left by $y$ places. Performs a multiplication of $x$ by $2^y$ . |
| >><br>Binary Right Shift | $x \gg y$ returns x with the bits shifted to the right by y places. Performs a floor division of x by $2^y$ .      |

Houngninou

CSCE 312: Computer Organization

3

# Logical operators

Be careful. Do not mix bitwise operators and logical operators!

This is a common mistake in C programming.

Logical operators are: &&, II, !

- View 0 as "False", anything nonzero is "True"
- Always return 0 or 1

| Operator | Description                                                                                                          | Example            |
|----------|----------------------------------------------------------------------------------------------------------------------|--------------------|
| &&       | Logical AND. If both operands are non-zero, then the condition is true.                                              | (A && B) is false. |
| II       | Logical OR. If any of the operands is non-zero, then the condition is true.                                          | (A II B) is true.  |
| !        | Logical NOT. Reverses the logical state of its operand. If a condition is true, then the Logical NOT makes it false. | !(A && B) is true. |

Houngninou

CSCE 312: Computer Organization

#### Truth tables

We can describe a Boolean function by a truth table giving the values of the function for each combination of bits in the bit vectors.

A truth table has one column for each input variable, and one column for the output variable.

| а | b | f |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

Houngninou

CSCE 312: Computer Organization

5

# NOT (~)

The NOT of a binary number is the value obtained by inverting all the bits in the binary number.

- We flip 0 to 1
- We flip 1 to 0

Truth table:

Houngninou

CSCE 312: Computer Organization

# AND (&)

The AND of a set of operands is 1 if and only if all of the operands are 1's.

Truth table:

Houngninou

CSCE 312: Computer Organization

7

# OR (I)

The OR of a set of operands is 1 if at least one of the operands is a 1.

Truth table:

Houngninou

CSCE 312: Computer Organization



The XOR of a set of operands is 1 if both the operands differ.

Truth table:

Houngninou

CSCE 312: Computer Organization

9

10

# Left shift: (<<)

A logical shift is a bitwise operation that shifts all the bits of its operand.

 $n \ll x$  is n with the bits shifted to the left by x places.

Note: the left shift performs a multiplication of n by 2<sup>x</sup>.

Houngninou

CSCE 312: Computer Organization

# Right shift: (>>)

A logical shift is a bitwise operation that shifts all the bits of its operand.

n >> x is n with the bits shifted to the right by x places.

Note: the right shift performs a floor division of n by 2<sup>x</sup>.

Houngninou

CSCE 312: Computer Organization

11

#### Universal logic gates

A universal gate is a gate that can implement any Boolean function without any other gate.

The NAND and NOR gates are universal gates.

The NAND and NOR gates are economical and easier to fabricate and are the basic gates used in all IC digital logic families.

# Number system: Binary addition

#### Rules for binary addition

$$0 + 0 = 0$$

$$0 + 1 = 1$$

$$1 + 0 = 1$$

$$1 + 1 = 10$$

for 1 + 1, we write down a zero in the right-most column and carry over a one to the next column.

Houngninou

CSCE 312: Computer Organization

13

# Symbols for logic gates



Houngninou

CSCE 312: Computer Organization

# Symbols for logic gates



Houngninou

CSCE 312: Computer Organization

16

## Boolean functions with digital circuits

We can use a Karnaugh Map (K-Map) to determine a minimized Boolean expression of f from a truth table.

#### What is the function f?

| ab c | 0 | 1    |
|------|---|------|
| 00   |   |      |
| 01   |   | 1    |
| 11   | 1 | 111  |
| 10   |   | [ 1] |

 $f = (b \wedge c) \vee (a \wedge c) \vee (a \wedge b)$ 

This form is called a sum of products

| а | b | С | f |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

#### Adding bits

How do computers add bits?

We can build an adder function with two inputs and two outputs.

The half adder adds two input bits: a and b.

The output bits are: sum (s) and carry out (cout).

The carry out is an overflow.

We can get the Boolean expression for the sum (s) and carry out (cout) functions.

$$s = (\neg a \land b) \lor (a \land \neg b)$$

 $cout = a \wedge b$ 

| inputs |   | out | outs |
|--------|---|-----|------|
| а      | b | S   | cout |
| 0      | 0 | 0   | 0    |
| 0      | 1 | 1   | 0    |
| 1      | 0 | 1   | 0    |
| 1      | 1 | 0   | 1    |

half-adder truth table

| a b | 0 | 1 |
|-----|---|---|
| 0   |   | 1 |
| 1   | 1 |   |

sum (s) k-map



Houngninou

CSCE 312: Computer Organization

18

#### Half adder

Using the Boolean expression for the sum (s) and carry out (cout) functions we create the circuit for the half adder.

The half-adder uses one XOR gate and one AND gate.



Houngninou

CSCE 312: Computer Organization

#### Full adder

To add more than 2 bits we need a full-adder.

We can build a full-adder using two half adders.

The full adder adds three input bits: a, b and cin.

The output bits are: sum (s) and carry out (cout).

We can get the Boolean expression for the sum (s) and carry out (cout) functions.

$$s = ?$$

cout = ?

| inputs |   |     | out | outs |
|--------|---|-----|-----|------|
| а      | b | cin | s   | cout |
| 0      | 0 | 0   | 0   | 0    |
| 0      | 0 | 1   | 1   | 0    |
| 0      | 1 | 0   | 1   | 0    |
| 0      | 1 | 1   | 0   | 1    |
| 1      | 0 | 0   | 1   | 0    |
| 1      | 0 | 1   | 0   | 1    |
| 1      | 1 | 0   | 0   | 1    |
| 1      | 1 | 1   | 1   | 1    |

full-adder truth table

Houngninou

CSCE 312: Computer Organization

20

#### Full adder



cin ab 0 1
00
01
11
11
10
11
11
10

sum (s) k-map cout k-map

$$s = (\neg a \land \neg b \land cin) \lor (\neg a \land b \land \neg cin) \lor (a \land \neg b \land \neg cin)$$
$$\lor (a \land b \land cin)$$

 $s = a \oplus b \oplus cin$  (simplified)

 $cout = (a \land b) \lor (a \land cin) \lor (b \land cin)$ 

|   | inputs |     |   | puts |
|---|--------|-----|---|------|
| а | b      | cin | s | cout |
| 0 | 0      | 0   | 0 | 0    |
| 0 | 0      | 1   | 1 | 0    |
| 0 | 1      | 0   | 1 | 0    |
| 0 | 1      | 1   | 0 | 1    |
| 1 | 0      | 0   | 1 | 0    |
| 1 | 0      | 1   | 0 | 1    |
| 1 | 1      | 0   | 0 | 1    |
| 1 | 1      | 1   | 1 | 1    |
|   |        |     |   |      |

full-adder truth table

#### Full adder

Using the Boolean expression for the sum (s) and carry out (cout) functions we create the circuit for the full adder.

The full-adder uses XOR gates and AND gates.

 $sum = a \oplus b \oplus cin$ 

 $cout = (a \land b) \lor (a \land cin) \lor (b \land cin)$ 

Note: cout is also called a majority function!





Houngninou

CSCE 312: Computer Organization

22

#### 4 Bit Ripple Carry Adder

We can use a multiple 1-bit full adders to build a larger full adder



#### **Fixed-Point Multipliers**

multiplicand 
$$\mathbf{r}_2$$
  $\mathbf{r}_1$   $\mathbf{r}_0$ 
multiplier  $\mathbf{x}$   $\mathbf{s}_2$   $\mathbf{s}_1$   $\mathbf{s}_0$ 

partial product  $\mathbf{s}_0 * \mathbf{r}_2$   $\mathbf{s}_0 * \mathbf{r}_1$   $\mathbf{s}_0 * \mathbf{r}_0$ 

$$\mathbf{s}_1 * \mathbf{r}_2$$
  $\mathbf{s}_1 * \mathbf{r}_1$   $\mathbf{s}_1 * \mathbf{r}_0$ 

$$+ \mathbf{s}_2 * \mathbf{r}_2$$
  $\mathbf{s}_2 * \mathbf{r}_1$   $\mathbf{s}_2 * \mathbf{r}_0$ 

$$\mathbf{p}_5$$
  $\mathbf{p}_4$   $\mathbf{p}_3$   $\mathbf{p}_2$   $\mathbf{p}_1$   $\mathbf{p}_0$   $\mathbf{p}_1$ 

Houngninou

CSCE 312: Computer Organization

24

7

## **Array Multiplier Structure**



(b) A Verilog implementation of a 3x3 multiplication using the '\*' operator

```
//3x3 multiplier
//using the '*' operator
module mult3x3 (a, b, y);
input [2:0] a,b;
output [5:0] y;
//do 3x3 multiply
assign y = a * b;
endmodule
```

## Selecting bits

A multiplexer (MUX) is a circuit that chooses one of two inputs based on a select input.

The MUX has three input bits: a, b, s.

The output bit is: out.

We can get the Boolean expression for the out functions.

out = ?

| inputs |   |   | outputs |
|--------|---|---|---------|
| S      | а | b | out     |
| 0      | 0 | 0 | 0       |
| 0      | 0 | 1 | 0       |
| 0      | 1 | 0 | 1       |
| 0      | 1 | 1 | 1       |
| 1      | 0 | 0 | 0       |
| 1      | 0 | 1 | 1       |
| 1      | 1 | 0 | 0       |
| 1      | 1 | 1 | 1       |

MUX truth table

Houngninou

CSCE 312: Computer Organization

26

## 2:1 Multiplexer

The MUX is the logic-level version of the if/else statement.

```
if (s)

out = b;

else

out = a;

out = (a \land \sim s) \lor (b \land s)
```



Houngninou

CSCE 312: Computer Organization

## 2:1 Multiplexer

#### Truth Table

# S B A Y 0 x 0 0 0 x 1 1 1 0 x 0 1 1 x 1 x - don't care

#### Gate Schematic



#### Symbol



Houngninou

CSCE 312: Computer Organization

28

29

#### Combinational Building Blocks

#### 1 bit Multiplexer (2:1 MUX)



if 
$$S = 0$$
, then  $Y = 10$  if  $S = 1$ , then  $Y = 11$ 

$$Y = 10 S' + 11 S$$



Muxes are often used to select groups of bits arranged in busses.

#### How many wires are in each bus?

Houngninou CSCE 312: Computer Organization

## Multiplexers



Houngninou

CSCE 312: Computer Organization

30

#### Demultiplexer

A demultiplexer is a combinational logic circuit that switches one input line to one of the separate output lines.



1-to-4 Channel De-multiplexer

| i | outputs |   |       |
|---|---------|---|-------|
| F | а       | b | out   |
| 0 | 0       | 0 | A = 0 |
| 0 | 0       | 1 | B = 0 |
| 0 | 1       | 0 | C = 0 |
| 0 | 1       | 1 | D = 0 |
| 1 | 0       | 0 | A = 1 |
| 1 | 0       | 1 | B = 1 |
| 1 | 1       | 0 | C = 1 |
| 1 | 1       | 1 | D = 1 |

Houngninou

CSCE 312: Computer Organization

#### Multiple-Output: BCD to 7-Segment Converter





a = w'x'y'z' + w'x'yz' + w'x'yz + w'xy'z + w'xyz' + w'xyz + wx'y'z' + wx'y'z

b = w'x'y'z' + w'x'y'z + w'x'yz' + w'x'yz + w'xy'z' + w'xyz + wx'y'z' + wx'y'z c = ?

32

#### Decoder

A decoder transforms an n-bit binary input, by setting exactly on the  $2^n$  bits outputs to 1.

For an n-bit input, a decoder has 2<sup>n</sup> outputs.

 $n \times 2^n$  Device n encoded inputs  $2^n$  decoded outputs



Houngninou

CSCE 312: Computer Organization

## Decoders (with Enable)



#### Decoder

```
I[2:0]
                        → if I= 000 then Y0=1 else Y0=0;
                 Y0
                 Y1
                        → if I= 001 then Y1=1 else Y1=0;
                 Y2
                       → if I= 010 then Y2=1 else Y2=0;
                       → if I= 011 then Y3=1 else Y3=0;
                 Y3
                       \rightarrow if I= 100 then Y4=1 else Y4=0;
                 Y4
                 Y5
                        → if I= 101 then Y5=1 else Y5=0;
                        → if I= 110 then Y6=1 else Y6=0;
                 Y6
                        \rightarrow if I= 111 then Y7=1 else Y7=0;
                 Y7
```

Houngninou

Houngninou

CSCE 312: Computer Organization

35

# Summary

#### Combinational Logic Design Process

| Step                              | Description                                                                                                      |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------|
| Capture the function              | Create a truth table or equations, to describe the desired behavior of the combinational logic.                  |
| Convert to equations              | Create an equation for each output by ORing all the minterms for that output. Simplify the equations if desired. |
| Implement as a gate-based circuit | For each output, create a circuit corresponding to the output's equation.                                        |

Houngninou CSCE 110: Programming I